Difference between revisions of "Ultrasim and Spectre"
From Vlsiwiki
| Line 39: | Line 39: | ||
[[Sample Buffer in Spectre]] | [[Sample Buffer in Spectre]] | ||
| + | |||
| + | ==Running the Simulation== | ||
| + | Both simulators can be accessed through the Analog Design Environment GUI or via Command line. | ||
| + | -Ultrasim Command Line | ||
| + | |||
| + | -Spectre Command Line | ||
| + | spectre -raw ./log_dir +log ./log_dir/spectre.out input.ckt | ||
Revision as of 04:09, 9 November 2009
For analog circuits described in Verilog - A include the following command into the file that runs Ultrasim, preferably toward the end: ahdl_include "<file>"
To instantiate the models in the netlist, you can simply refer to it via a call to its module name.
Example:
Verilog-A module:
`include "constants.vams"
`include "disciplines.vams"
module inverter(in, out);
input in;
output out;
electrical in, out;
parameter real high = 1.0
parameter real low = 0.0;
parameter real margin = 0.5;
analog begin
if (in < noise margin)
out = high;
else
out = low;
end
endmodule
Netlist file in Spectre Language :
... I0 (input, output) inverter ... ahdl_include inverter.va
The inverter module can be used as any other subckt in spectre. Parameters defined in the Verilog-A module can also be changed during instantiation such as by:
I0 (input, output) inverter high=2.0 low=1.0 margin=1.5
Running the Simulation
Both simulators can be accessed through the Analog Design Environment GUI or via Command line. -Ultrasim Command Line
-Spectre Command Line spectre -raw ./log_dir +log ./log_dir/spectre.out input.ckt