Difference between revisions of "Analog/Mixed Signal"
(→Verilog-A) |
(→Verilog-A) |
||
Line 12: | Line 12: | ||
===Coding Examples=== | ===Coding Examples=== | ||
====Cadence AHDL Library==== | ====Cadence AHDL Library==== | ||
+ | Cadence provides a library of sample AHDL modules and the list is very extensive. This can be found in | ||
+ | $CDS_ROOT/dfII/samples/artist/ahdlLib. This can be added to the list of libraries loaded at startup for Virtuoso design suite. | ||
+ | |||
+ | ====Sample Modules==== | ||
− | |||
===What simulators can run it=== | ===What simulators can run it=== | ||
− | - | + | -[[Ultrasim]] |
− | - | + | -[[Spectre]] |
===Resources=== | ===Resources=== | ||
− | - | + | -online resources |
==[[Verilog-AMS]]== | ==[[Verilog-AMS]]== | ||
Verilog-AMS | Verilog-AMS |
Revision as of 19:25, 7 November 2009
Contents
Verilog-A
The following sections provide an overview to Verilog-A,
What is Verilog-A
Verilog-A is an industry standard modeling language for analog circuits. It is the continuous-time subset of Verilog-AMS. Verilog-A was created out of a need to standardize the Spectre behavioral language in face of competition from VHDL (an IEEE standard), which was absorbing analog capability from other languages (e.g. MAST). Open Verilog International (OVI, the body that originally standardized Verilog) agreed to support the standardization, provided that it was part of a plan to create Verilog-AMS — a single language covering both analog and digital design. Verilog-A was an all-analog subset of Verilog-AMS that was the first phase of the project. Unfortunately, there was considerable delay between the first Verilog-A LRM and the full Verilog-AMS, and in that time Verilog moved to the IEEE, leaving Verilog-AMS behind at Accellera. Hence, the original goal of a single language standard is still to be achieved Brief List of Functions Available in Verilog-A
Taken from http://en.wikipedia.org/wiki/Verilog-A
Coding Examples
Cadence AHDL Library
Cadence provides a library of sample AHDL modules and the list is very extensive. This can be found in
$CDS_ROOT/dfII/samples/artist/ahdlLib. This can be added to the list of libraries loaded at startup for Virtuoso design suite.
Sample Modules
What simulators can run it
Resources
-online resources
Verilog-AMS
Verilog-AMS