Difference between revisions of "SCMOS Layer Guide"
Line 22: | Line 22: | ||
via..vian - Vias between metal layers | via..vian - Vias between metal layers | ||
+ | |||
+ | glass - The final passivation layer. Only areas where the chip is attached to the pad ring are not covered in glass. |
Revision as of 00:49, 2 October 2007
pwell,nwell - These draw the areas for well formation. If we use a single well process, one of the layers is just thrown out.
active - The "active" layer determines the source-gate-drain locations of both NMOS and PMOS devices. The opposite of active determines where the field oxide is grown. The overlap of the active layer and the poly layer determines where the gate oxide is grown.
tactive -
nactive -
pactive -
pselect/nselect - The "P-select" layer covers the PMOS device with photoresist so that the NMOS can be ion implanted with n-type ions to form the doped source and drain. The "N-select" layer covers the NMOS device with photoresist so that the PMOS can be ion implanted with p-type ions to form the doped source and drain. Some processes (i.e. not MOSIS) do not have the select layers and instead have separate n and p active layers. The select layer is then derived from this. (This means there are only 2 instead of 3 drawn layers in these processes.)
poly -
metal1..metaln - Metal layers
cc - Contact layer between poly and metal1
via..vian - Vias between metal layers
glass - The final passivation layer. Only areas where the chip is attached to the pad ring are not covered in glass.