Difference between revisions of "Ultrasim and Spectre"

From Vlsiwiki
Jump to: navigation, search
Line 10: Line 10:
  
 
  `include "constants.vams"
 
  `include "constants.vams"
  `'include "disciplines.vams"
+
  `include "disciplines.vams"
 
  module inverter(in, out);
 
  module inverter(in, out);
:input in;
+
      input in;
:output out;
+
      output out;
:electrical in, out;
+
      electrical in, out;
:parameter real high = 1.0
+
      parameter real high = 1.0
:parameter real low = 0.0;
+
      parameter real low = 0.0;
:parameter real margin = 0.5;
+
      parameter real margin = 0.5;
:analog begin
+
      analog begin
::if (in < noise margin)
+
          if (in < noise margin)
:::out = high;
+
          out = high;
::else
+
      else
:::out = low;
+
          out = low;
:end
+
      end
 
  endmodule
 
  endmodule
  
Line 29: Line 29:
 
Netlist file in Spectre Language :
 
Netlist file in Spectre Language :
  
...
+
...
I0 (input, output) inverter
+
I0 (input, output) inverter
...
+
...  
ahdl_include inverter.va
+
ahdl_include inverter.va

Revision as of 17:33, 8 November 2009

For analog circuits described in Verilog - A include the following command into the file that runs Ultrasim, preferably toward the end: ahdl_include "<file>"

To instantiate the models in the netlist, you can simply refer to it via a call to its module name.

Example:

Verilog-A module:

`include "constants.vams"
`include "disciplines.vams"
module inverter(in, out);
     input in;
     output out;
     electrical in, out;
     parameter real high = 1.0
     parameter real low = 0.0;
     parameter real margin = 0.5;
     analog begin
          if (in < noise margin)
          out = high;
     else
          out = low;
     end
endmodule


Netlist file in Spectre Language :

...
I0 (input, output) inverter
... 
ahdl_include inverter.va