Difference between revisions of "VLSI Reading Group"

From Vlsiwiki
Jump to: navigation, search
(Suggested Papers)
(Suggested Papers)
Line 59: Line 59:
 
|}
 
|}
  
==Suggested Papers==
+
==Potential Papers==
  
 
* Ketan N. Patel, Igor L. Markov and John P. Hayes. [http://citeseer.ist.psu.edu/644440.html Evaluating Circuit Reliability Under Probabilistic Gate-Level Fault Models],  IWLS 2003.
 
* Ketan N. Patel, Igor L. Markov and John P. Hayes. [http://citeseer.ist.psu.edu/644440.html Evaluating Circuit Reliability Under Probabilistic Gate-Level Fault Models],  IWLS 2003.

Revision as of 18:31, 9 January 2008

Overview

The reading group will meet in E2-209 every Thursday for approximately 1 hour (12:15-1:15). Students will be selected to present an informal discussion of a chosen paper. Credit for the seminar is given based on your participation. You are welcome to bring your lunch.

Participants

Schedule

Date Presenter Paper
1/10/08 - NOT MEETING
1/17/08 Matt M.R. Guthaus, D. Sylvester, R.B. Brown. Clock Tree Synthesis with Data-path Sensitivity Matching, ASPDAC, Seoul, Korea, 2008, IN PRESS.
1/24/08 - NOT MEETING
1/31/08 TBD TBD
2/7/08 TBD TBD
2/14/08 TBD TBD
2/21/08 TBD TBD
2/28/08 TBD TBD
3/6/08 TBD TBD
3/13/08 TBD TBD

Potential Papers

  • Boyd, S. P. and Kim, S. J. Geometric programming for circuit optimization, In Proceedings of the 2005 international Symposium on Physical Design (San Francisco, California, USA, April 03 - 06, 2005). ISPD '05. ACM, New York, NY, 44-46.
  • Other papers from ICCAD 2007.