Difference between revisions of "VLSI Reading Group"

From Vlsiwiki
Jump to: navigation, search
(Schedule)
(Schedule)
Line 46: Line 46:
 
| 2/7/08
 
| 2/7/08
 
| Keven
 
| Keven
| TBD
+
| K.-C. Wu and D. Marculescu, [http://bacon.cse.ucsc.edu/papers/aspdac_2008/p559_7A-1.pdf Soft Error Rate Reduction Using Redundancy Addition and Removal ], ASPDAC 2008.
 
|-
 
|-
 
| 2/14/08
 
| 2/14/08

Revision as of 02:55, 23 January 2008

Overview

The reading group will meet in E2-209 every Thursday for approximately 1 hour (12:15-1:15). Students will be selected to present an informal discussion of a chosen paper. Credit for the seminar is given based on your participation. You are welcome to bring your lunch.

Participants

Schedule

Date Presenter Paper
1/10/08 - NOT MEETING
1/17/08 Matt M.R. Guthaus, D. Sylvester, R.B. Brown. Clock Tree Synthesis with Data-path Sensitivity Matching, ASPDAC, Seoul, Korea, 2008, IN PRESS.
1/24/08 - NOT MEETING
1/31/08 Yaron Boyd, S. P. and Kim, S. J. Geometric programming for circuit optimization, In Proceedings of the 2005

international Symposium on Physical Design (San Francisco, California, USA, April 03 - 06, 2005). ISPD '05. ACM, New York, NY, 44-46.

1/31/08 Rigo TBD
2/7/08 Sheldon TBD
2/7/08 Keven K.-C. Wu and D. Marculescu, Soft Error Rate Reduction Using Redundancy Addition and Removal , ASPDAC 2008.
2/14/08 Jeff TBD
2/14/08 Linh TBD
2/21/08 TBD TBD
2/21/08 TBD TBD
2/28/08 TBD TBD
2/28/08 TBD TBD
3/6/08 TBD TBD
3/6/08 TBD TBD
3/13/08 TBD TBD
3/13/08 TBD TBD

Potential Papers


  • Cong, J., Shinnerl, J. R., Xie, M., Kong, T., and Yuan, X. 2005. Large-scale circuit placement. ACM Trans. Des. Autom. Electron. Syst. 10, 2 (Apr. 2005), 389-430.